
職稱 | 特聘教授 |
---|---|
姓名 | 王 進賢(國立中正大學電機工程學系) |
聯絡電話 | 05-2720411#33202 |
電子郵件 | ieegsw@ccu.edu.tw |
研究專長 | 超大型積體電路與系統設計、高速數位IC設計、低功率IC設計、類比IC設計 |
論文名稱 | 期刊名稱 | 全部作者 | 年度 |
---|---|---|---|
An all-digital on-chip peak-to-peak jitter sensor with automatic resolution calibration for high PVT-variation resilience | IEEE Transactions on Circuits and Systems I: Regular Papers | Pei-Yuan Chou and Jinn-Shyan Wang | 2019 |
A 0.2 V 32-Kb 10T SRAM With 41 nW Standby Power for IoT Applications | IEEE Trans. Circuits and Systems I: Regular Papers | Yung-Chen Chien and Jinn-Shyan Wang | 2018 |
Process/Voltage/Temperature-variation-aware design and comparative study of transition-detector-based error-detecting latches for timing-error resilient pipelined systems | IEEE Trans. on VLSI Systems | Jinn-Shyan Wang and Shih-Nung Wei | 2017 |
ULV-turbo cache for an instantaneous performance boost on asymmetric architectures | IEEE Trans. on VLSI Systems | Po-Hao Wang, Yung-Chen Chien, Shang-Jen Tsai, Xuan-Yu Lin, Rizal Tanjung, Yi-Sian Lin, Shu-Wei Syu, Tay-Jyi Lin, Jinn-Shyan Wang and Tien-Fu Chen | 2017 |
An All-Digital Delay-Locked Loop Using an In-Time Phase Maintenance Scheme for Low-Jitter Gigahertz Operations | IEEE Transactions on Circuits and Systems I: Regular Papers | Jinn-Shyan Wang; Chun-Yuan Cheng | 2015 |
A Calibration-Free PVTD-Variation-Tolerant Sensing Scheme for Footless-8T SRAM Designs | IEEE Transactions on Multi-Scale Computing Systems | Jinn-Shyan Wang; Yung-Chen Chien; Feng-Zhi Liu; Pei-Yao Chang | 2015 |
A Wide-Range, Low-Power, All-Digital Delay-Locked Loop With Cyclic Half-Delay-Line Architecture | IEEE Journal of Solid-State Circuits | Jinn-Shyan Wang; Chun-Yuan Cheng; Pei-Yuan Chou; Tzu-Yi Yang | 2015 |
Sub-threshold SRAM bit cell pnn for VDDmin and power reduction | Electronics Letters | Y. C. Chien; I. H. Chiang; J. S. Wang | 2014 |
Embedding Repeaters in Silicon IPs for Cross-IP Interconnections | IEEE Transactions on Very Large Scale Integration (VLSI) Systems | Jinn-Shyan Wang; Keng-Jui Chang; Chingwei Yeh; Shih-Chieh Chang | 2013 |
A 4R/2W Register File Design for UDVS Microprocessors in 65-nm CMOS | IEEE Transactions on Circuits and Systems II: Express Briefs | Pei-Yao Chang; Tay-Jyi Lin; Jinn-Shyan Wang; Yen-Hsiang Yu | 2012 |
AN ULTRA LOW-VOLTAGE/POWER-EFFICIENT ALL-DIGITAL DELAY LOCKED LOOP IN 55 nm CMOS TECHNOLOGY | Journal of Circuits, Systems and Computers | CHUN-YUAN CHENG, JINN-SHYAN WANG, and CHENG-TAI YEH | 2012 |
Design of 65 nm Sub-Threshold SRAM Using the Bitline Leakage Prediction Scheme and the Non-trimmed Sense Amplifier | IEICE TRANSACTIONS on Electronics | Jinn-Shyan WANG Pei-Yao CHANG Chi-Chang LIN | 2012 |
Towards Process Variation-Aware Power Gating | IEEE Transactions on Very Large Scale Integration (VLSI) Systems | Ching-wei Yeh, Yuan-Chang Chen, Jinn-Shyan Wang | 2012 |
Design of subthreshold SRAMs for energy-efficient quality-scalable video applications | IEEE J. on Emerging and Selected Topics in Circuits and Systems | Jinn-Shyan Wang, Pei-Yao Chang, Tai-Shin Tang, Jia-Wei Chen, and Jiun-In Guo | 2011 |
A scalable high-performance virus detection processor against large pattern set for embedded network security | IEEE Trans. VLSI | Chieh-Jen Cheng, Chao-Ching Wang, Wei-Chun Ku, Tien-Fu Chen*, and Jinn-Shyan Wang | 2011 |
Design of high-performance CMOS level converters considering PVT variations | IEICE Trans. Electronics | Jinn-Shyan Wang*, Yu-Juey Chang, and Chingwei Yeh | 2011 |
A dynamic quality-adjustable H.264 Intra Coder | IEEE Trans. Consumer Electronics, | Jia-Wei Chen, Hsiu-Cheng Chang, Jinn-Shyan Wang, and Jiun-In Guo | 2011 |
A Duty-Cycle-Distortion-Tolerant Half-Delay-Line Low-Power Fast-Lock-in All-Digital Delay-Locked Loop | IEEE Journal of Solid-State Circuits | Jinn-Shyan Wang ; Chun-Yuan Cheng ; Je-Ching Liu ; Yu-Chia Liu ; Yi-Ming Wang | 2010 |
Heuristic Sizing Methodology for Designing High-Performance CMOS Level Converters with Balanced Rise and Fall Delays | IEICE Transactions on Electronics | Jinn-Shyan WANG, Yu-Juey CHANG, Chingwei YEH | 2010 |
A dynamic quality-adjustable H.264 intra coder | IEEE Transactions on Circuits and Systems for Video Technology | Hsiu-Cheng Chang ; Jia-Wei Chen ; Bing-Tsung Wu ; Ching-Lung Su ; Jinn-Shyan Wang ; Jiun-In Guo | 2009 |
年度 | 會議名稱 | 論文名稱 | 全部作者 |
---|---|---|---|
2020 | International Conference on Electronics, Information, and Communication (ICEIC) 2020 | A 0.23V 40nm OAI-ROM with Low Active and Standby Power for AI-based IoT Edge Devices | Chien-Tung, Liu and Jinn-Shyan Wang |
2018 | 2018 7th International Symposium on Next Generation Electronics | Comparative study of sub-Vt SRAM bitcells based on noise-margin-aware design | Yung-Chen Chien, Yi-Shiun Lin, Wei-Jia Weng, Chien-Tung Liu and Jinn-Shyan Wang |
2018 | SOCC | Near-Threshold CORDIC Design with Dynamic Circuitry for Long-Standby IoT Applications | Pei-Yuan Chou, Ya-Bei Fang, Bo-Hao Chen, Chien-Tung Liu, Tay-Ji Lin and Jinn-Shyan Wang |
2018 | SOCC | A Low-Area, Low-Power, and Low-Leakage Error-Detecting Latch for Timing-Error Resilient System | Chien-Tung Liu, Zhe-Wei Chang, Shih-Nung Wei and Jinn-Shyan Wang |
2018 | ICSICT | A low-power high-resolution all-digital on-chip jitter sensor for A 1-3 GHz clock generator | Pei-Yuan Chou, Wei-Ling Lin, Chiang Hu Cheng, Tay-Jyi Lin, Jyh-Herng Wang and Jinn-Shyan Wang |
2017 | ASICON | An all-N-type dynamic adder for ultra-low-leakage IoT devices | Ya-Bei Fang, Pei-Yuan Chou, Bo-Hao Chen, Tay-Jyi Lin and Jinn-Shyan Wang |
2016 | SOCC | Overoptimistic voltage scaling in pre-error AVS systems and learning-based alleviation | Y. H. Ting, C. Y. Wang, Y. S. Chang, T. J. Lin, S. C. Chang, and J. S. Wang |
2016 | SOCC | Variable-length VLIW encoding for code size reduction in embedded processors | T. Y. Shyu, B. Y. Su, T. J. Lin, C. Yeh, T. F. Chen, and J. S. Wang, |
2016 | NANO | Design of ultra-low-leakage near-threshold dynamic circuits in nano CMOS for IoT applications | B. H. Chen, P. Y. Chou, Y. B. Fang, L. K. Yong, T. J. Lin, and J. S. Wang |
2016 | ASP-DAC | Design of an all-digital temperature sensor in 28 nm CMOS using temperature-sensitivity-improved delay cells and adaptive-1P calibration for error reduction | Shang-Yi Lee, Pei-Yuan Chou and Jinn-Shyan Wang |
2015 | VMC | Characterization of delay variations in modern FPGAs | C. H. Kao, Z. H. Yang, C. L. Huang, Y. S. Chang, C. W. Wu, T. Y. Shyu, P. Y. Chou, T. J. Lin, and J. S. Wang |
2015 | ASICON | Low-cost low-power droop-voltage-aware delay-fault-prevention designs for DVS caches | P. Y. Chou, I. C. Wu, J. W. Lin, X. Y. Lin, T. F. Chen, T. J. Lin, and J. S. Wang |
2014 | ICSICT | Operation-condition and timing-error collaborative monitoring for fixed-latency AVS designs | P. Y. Chou, C. L. Liou, J. S. Wang, and T. J. Lin |
2013 | VLSI-SoC | Variation-aware and adaptive-latency accesses for reliable low voltage caches | P. H. Wang, W. C. Cheng, Y. H. Yu, T. C. Kao, C. L. Tsai, P. Y. Chang, T. J. Lin, J. S. Wang, and T. F. Chen |
2013 | VLSIC | A 0.36V, 33.3μW 18-band ANSI S1.11 1/3-octave filter bank for digital hearing aids in 40nm CMOS | J. S. Wang, K. J. Chang, T. J. Lin, R. Wu, and C. Yeh |
2013 | ISSCC | A 0.48V 0.57nJ/pixel video recording SoC in 65nm CMOS | T. J. Lin, C. A. Chien, P. Y. Chang, C. W. Chen, P. H. Wang, T. Y. Shyu, C. Y. Chou, S. C. Luo, J. I. Guo, T. F. Chen, C. H. Chuang, Y. H. Chu, L. C. Cheng, H. M. Su, C. Jou, M. Ieong, C. W. Wu, and J. S. Wang |
年度 | 計畫名稱 | 參與人 | 補助/委託或合作機構 |
---|---|---|---|
2018 | 構音異常溝通輔具之人工智慧系統與晶片-總計畫暨子計畫四:聲學感知人工智慧晶片設計 | 王進賢 | 科技部 |
2017 | 基於深度/機器學習之終端元件軟硬體系統設計研究-基於深度/機器學習之終端元件軟硬體系統設計研究 (1/3) | 王進賢 | 科技部 |
2016 | 以視覺為核心的物聯網應用之低耗電路與系統設計 | 王進賢 | 科技部 |
2016 | 應用於工業物聯網之超低電壓末端元件及邊端計算系統設計關鍵技術-總計畫暨子計畫一:應用於工業物聯網末端元件之抗變異/低漏電之超低電壓電路設計 | 王進賢 | 科技部 |
2016 | 超低電壓MCU | 王進賢 | 新唐科技股份有限公司 |
2015 | 可超寬調壓之智慧視覺處理晶片系統平台 | 王進賢 | 科技部 |
2015 | Evaluation and Design of Iso-Performance-Driven Near-Threshold Static and Dynamic Logic Circuits | 王進賢 | 聯發科 |
2013 | UDVS variation-tolerant processor | 王進賢 | 聯發科 |
2012 | 超低功率視訊紀錄系統與SoC技術改進與產品規劃 | 王進賢 | 國科會 |
2010 | 雙通道長度之次臨界電壓電路設計方法 | 王進賢 | 工研院 |
2009 | 健康照護應用之低電壓SoC設計技術3年計畫 | 王進賢 | 經濟部學界科專 |
獎項名稱 | 獲獎日期 |
---|---|
九十八年中國電機工程學會傑出工程教授獎 | 2009/12/01 |
王進賢教授榮獲本校研究傑出特聘教授 | 2009/09/17 |
執行「晶片系統之關鍵設計技術研發三年計畫」榮獲NSOC傑出計畫獎 | 2006/05/02 |
九十二學年度國立中正大學傑出研究獎 | 2004/01/15 |
王進賢教授擔任第十四屆VLSI/CAD會議大會榮譽主席。 | 2003/03/17 |